Julio Flores (ID# : 016326856) Victor Perez (ID# : 016196050)

Group I

Session E02

Lab 4

Switch to 7 Segment Display Interface on NEXYS A7 Friday

JULY 11, 2025

ECE 3300L

Summer 2025

### Objective:

In this lab we will be showing number system conversions and FPGA design using Verilog and the Nexys A7 board. By implementing slide switches, 7-segment displays, and mirror LEDS, we will translate 4-bit binary inputs into their corresponding hex and decimal values on the 7-segment displays. Also we utilize the decoderm multiplexer, and testbench verilog modules to verify that it works as intended.

### Design(Code):

- This code initializes the input and outputs to allow for the later implementation.

```
module seg7_driver(
    input clk,
    input rst_n,
    input [15:0] SW,
    output reg [6:0] Cnode,
    output dp,
    output [15:0] LED,
    output [7:0] AN
);
```

- This segment initializes the clk function and uses case statements to allow each switch to control the specific digit being displayed.

```
always@(posedge clk or negedge rst_n)
   if(!rst_n) tmp<=0;</pre>
   else tmp<=tmp+1;
wire [2:0] s = tmp[19:17];
always@(s, SW)
   case (s)
       3'd0:digit=SW[3:0];
       3'd1:digit=SW[7:4];
       3'd2:digit=SW[11:8];
       3'd3:digit=SW[15:12];
       3'd4:digit=SW[3:0];
       3'd5:digit=SW[7:4];
        3'd6:digit=SW[11:8];
        3'd7:digit=SW[15:12];
        default:digit=4'b0000;
    endcase
```

- This final block also uses a case statement to set the specific binary numbers to the 7-segment display

#### **Testbench and Waveform:**

This is for SW = 0x1234

## For the first 7-Segment Display

## Cnode is showing 4



## This is for SW = 0x234B

# For the first 7-Segment Display

## Cnode is showing b



#### This is for SW = 0xD598

## For the first 7-Segment Display

## Cnode is showing 8



- These testbenches show 3 examples which are digit "4", letter "b", and finally digit "8". We can verify that the code is working correctly by checking the CNODE to check what segment is on(0) or off(1) corresponding to the digit or letter imputed by the switches.

### **Implementation:**

| ı<br>. +              | + |     | -+- |       | +          | +         | +- |       | + |
|-----------------------|---|-----|-----|-------|------------|-----------|----|-------|---|
| Site Type             | U | sed | İ   | Fixed | Prohibited | Available |    | Util% | İ |
| Slice LUTs*           |   | 14  | T   | 0     | J 0        | 63400     |    | 0.02  | T |
| LUT as Logic          | 1 | 14  |     | 0     | 0          | 63400     |    | 0.02  |   |
| LUT as Memory         | I | 0   |     | 0     | 0          | 19000     |    | 0.00  |   |
| ¦   Slice Registers   |   | 20  |     | 0     | 0          | 126800    | Ī  | 0.02  | Ī |
| Register as Flip Flop | 1 | 20  |     | 0     | 0          | 126800    |    | 0.02  | Ī |
| Register as Latch     | I | 0   |     | 0     | 0          | 126800    |    | 0.00  | I |
| F7 Muxes              |   | 0   |     | 0     | 0          | 31700     |    | 0.00  | I |
| F8 Muxes              | 1 | 0   |     | 0     | 0          | 15850     |    | 0.00  | I |
| ı<br>  +              | + |     | +   |       | +          | +         | +- |       | + |

### **Contributions:**

Julio Flores: 50% - Verilog Code (Testbench Code) and Test demo and report

Victor Perez : 50% - Verilog Code (Constraints Code) and Waveform and report

#### Reflection:

This lab provided valuable hands-on experience with digital design concepts and FPGA development. Working with binary, decimal, and hexadecimal conversions showed an understanding of number systems and how they relate to hardware representation.